Skip to end of metadata
Go to start of metadata

You are viewing an old version of this page. View the current version.

Compare with Current View Page History

« Previous Version 36 Next »

The Structure and Syntax of the CadEnhance Symbol Description Language (SDL) is described here

Symbol Description Language Structure

The Symbol Description Language (SDL) was designed to be uber-efficient at describing schematic symbol construction, while still being simple to understand and easy to enter.

SDL KEY_WORDS and Constructs are Not case-sensitive. 

An SDL File is a collection of ordered SYMBOL_NAME_DEFINITIONS which enclose MATCH_STATEMENTS and SPACER_COMMANDS.

The number of symbols you create is generally greater than or equal to the number of SYMBOL_NAME_DEFINITIONS.

Moving pins from one symbol to another is generally a cut and paste operation to move MATCH_STATEMENTS in between a different SYMBOL_NAME_DEFINTION.

To add another symbol, you just add another SYMBOL_NAME_DEFINTION with a new name and add or move your MATCH_STATEMENTS between the start and end.

SYMBOL_NAME_DEFINITIONS, MATCH_STATEMENTS and SPACER_COMMANDS can also appear between the start and end of LOOP_DIRECTIVES

SDL also supports Simple VARIABLE_SUBSTITUTION commands.

SYMBOL_NAME_DEFINITION

A SYMBOL_NAME_DEFINITION is used to instruct partBuilder to start placing matching pins into a named symbol.

It has 2 parts, a beginning:

SymbolName=

and an end which is just the terminating semicolon.

';'

The SymbolName is the actual name you want to use for the symbol and it should not contain spaces

 in the simple sample file, the start of the first SYMBOL_NAME_DEFINITION  was

DRAM_ACTL_PINS=

That was followed by several MATCH_STATEMENTS  

and was terminated by the

';' 

character

It instructed partBuilder to create a Symbol named DRAM_ACTL_PINS as a place to add the pins matching all the MATCH_STATEMENTS that follow until the SYMBOL_NAME_DEFINITION is closed.

A SYMBOL_NAME_STATEMENT may often create more than one symbol if the number of pins that the MATCH_STATEMENTS assign to that symbol are greater than the current Configuration Setting of the SYMBOL_PIN_LIMIT.  For instance, a GROUND symbol definition often contains only one MATCH_STATEMENT to assign any pin matching GND to that symbol. If the part has 400 Ground pins and the SYMBOL_PIN_LIMIT is set to 100, it will create 4 SYMBOLS and create a new name for each of the extra symbols it creates (GROUND, GROUND_1, GROUND_2 and GROUND_3)

MATCH_STATEMENTS

MATCH_STATEMENTS are  what tell partBuilder which pins to place within the current symbol, what side to place them on  and any other modifier to enable creating special graphics or properites for the pins that match.

MATCH_STATEMENTS are built out of   LOCATOR, MODIFIER and PIN_MATCH elements

The simplest MATCH_STATEMENT only contains a LOCATOR and a PIN_MATCH, and is entered as

LOCATOR=>PIN_MATCH or LOCATOR>>PIN_MATCH 

The equal-Arrow "=>" or double-Arrow (recently added for easier entry in excel) separates the PIN_MATCH from the list of LOCATORS and MODIFIERS

MODIFIERS are added on the left hand side of the '=>' or '>>' either before or after the LOCATOR.

For clarity and easier cut and paste in Excel, our examples will show the LOCATOR first.

MODIFIERS and LOCATORS are separated by the colon character ':' as follows;

LOCATOR:MODIFIER1:MODIFIER2:...MODIFIERn=>PIN_MATCH

There is no restriction on the number of valid MODIFIERS that can be included in  a MATCH_STATEMENT. 

Only one LOCATOR is used per MATCH_STATEMENT 

Some simple MATCH_STATEMENTS are provided in the table below to help get a feel for what they look like as you read more about the structure of them.


Examples of Simple MATCH_STATEMENTS 

MATCH_STATEMENTSimple Operation*Notes
left=>a[15:0]

puts bus pins a15...a0 on the left hand side of the symbol starting from the current position on the left hand side



right:dpair>>clk_p


puts diff_pair mates clk_p and clk_n** consecutively on the right hand side of the symbol using the currently configured defaults for diff pair spacing

**presumably clk_n

showing double-arrow equivalence to =>

top:is_pin=>1..17places pins 1 to pin 17 on the top of the symbol
bot:bubble>>reset_nplaces pin matching reset_n on the bottom and puts an inversion bubble between the pin and the symbolshowing double-arrow equivalence to =>



LOCATOR Elements

The purpose of the LOCATOR element is to tell partBuilder what side of the symbol to place the matching pins on. 

Valid Locators are mostly obvious, and are explained in the following table

LOCATOREffect
LEFTplace matching pins on the Left Hand Side of the symbol
RIGHTplace matching pins on the Right Hand Side of the symbol
BOTHdistribute the matching pins equally on the Left and Right Hand sides of the symbol
TOPplace matching pins on the top side of the symbol
BOT or BOTTOMplace matching pins on the bottom side of the symbol
AUTO

place matching INPUT pins on the Left Hand Side of the symbol

place matching OUTPUT or INOUT pins on the Right Hand Side of the symbol

distribute all other pin_types equally on the Left and Right Hand Sides of the symbol

If the LOCATOR is not provided, it implies AUTO. This is not recommended going forward, but many older SDL files were written without LOCATORS.

MODIFIER Elements

Valid Modifiers are explained in the following table. Modifiers may be further broken down by partBuilder to impart extra information as shown

MODIFIEREffectSpecial Notes
DOT or BUBBLEInstructs PartBuilder to Add an Inversion Bubble in the proper place for any matching pin
CLK or CLOCKInstructs PartBuilder to Add a clock indicator like '>' in the proper place for any matching pin
SHORTInstructs PartBuilder to create a SHORT Pinworks for Eagle and Orcad Symbols
ZEROInstructs PartBuilder ORCAD zero Length Pins
HIDDEN

Instructs partBuilder to create a Hidden Pin.


This currently only works with AllegroHDL and is not reccomended
VECTOR or VECTORED

Instructs PartBuilder to create one symbol pin to represent 2 or more pins.


This currently only works with AllegroHDL and can be used to significantly reduce the size of power symbols
IS_PINInstructs PartBuilder that the PIN_MATCH should be applied to the Pin Number instead of the Pin Name

This makes it very easy to build parts where you layout the pins like they appear on the physical symbol.

Also very efficient when building connectors organized by row or column

DPAIR

DPAIR_{OPT_SUFFIX}

Instructs PartBuilder to place both the matching diff_pair pin AND its mate pin in sequenceThe DPAIR Modifier can be appended with a suffix to impart more information to override the default diff_pair spacing that is configured for partBuilder.
PSG_{swapGroupName}

Instructs PartBuilder that the matching pins are a member of a PIN_SWAP_GROUP.

PartBuilder maintains a list of all the PIN_SWAP group names and properly annotates the matching pins so they can be included in the PIN_SWAP in the PCB side.

The name of the pinSwapGroup must be provided in the suffix to the PSG_ modifier.

This is currently supported for AllegroHDL

BESTInstructs PartBuilder that this Match should be accepted without going through the longest match algorithmsee Description of BEST Modifier below
IF_LAST_MATCHThis modifier is added to SPACER_COMMANDS within loops to avoid adding unnecessary spaces.see Description of IS_LAST_MATCH modifier below
NO_WARN

PartBuilder will not print a warning for any PIN_MATCH with no matching pins if this modifier is applied

PartBuilder normally prints a warning for any PIN_MATCH in the SDL for which no pins were found. This can get very noisy in FPGAs where we allow many PIN_MATCHES to be empty.
EXACTTreat the PIN_MATCH as an exact match.

to match the PIN_NAME must EQUAL the PIN_MATCH

(if EXACT is not specified, the PIN_NAME must Contain the PIN_MATCH)

This can be used to work around rare corner-cases that might have be fixed in another release of the tool

PIN_SPACE_{NUM_SPACES}

The PIN_SPACE modifier allows the user to specify extra spacing when adding the pins that match the PIN_MATCH statement. 

PIN_SPACE_1 tells part builder to add 1 extra spacer between each added pin.


This command is very helpful if the user wants to add power pins or a full bus with extra spacing between the individual pins, but they don't want to change the global spacing grid for all the other pins. 

Video Demo

PIN_MATCH Elements

The PIN_MATCH Element is the string that PartBuilder uses to test all pins in the extracted pinData for a match. 

PIN_MATCHES may be entered as a simple string or with a wildcard.

They may also be entered as a valid Perl Regular Expression.

PartBuilder treats all the PIN_MATCHES it extracts from the SDL as a Regular Expression. It actually converts the wildcard '*' internally to the '.*' used in Regular Expressions.

In the simplest context, PartBuilder uses a regular expressions to determine if a Pin contains the PIN_MATCH pattern. 

If the PIN_MATCH  is entered as "DQ", PartBuilder will match any pin that Contains DQ anywhere in the pinname.

For more background Navigate to this page: Regular Expressions In CadEnhance Tools

Examples of Useful PIN_MATCH Regular Expressions

PIN_MATCHEffectNOTES
DQWill match any pin that contains DQ
DQSWill match any pin that contains DQS
^DQS0Will match any pin that STARTS with DQS0the caret '^' enforces the start of word boundary
DQ[7:0]

PartBuilder will expand this to 8 individual matches DQ7, DQ6, DQ5... DQ0**

it will match and maintain the order of any pins that contain any of those patterns

DQ7, DRAM_DQ6_BUS, DQ5_F would all match

DQA7, DQ06... would not match

DQ3_P and DQ1_N would match but

DQ31_P and DQ18_N would not


In the category of too much information:

DQ18_N seems like it should match because it contains DQ1, but when partBuilder expands the PIN_MATCH

it also adds what is called a zero-width look-ahead assertion to the regular expression.

This ensures that the pattern will not match if there is a another digit immediately following the last digit.

^DQ[0:7]

PartBuilder will match any pin that STARTS with DQ0 or DQ1... DQ7

L_DQ0 would not match


DQ[0:7]$

PartBuilder will match any pin that ENDS with DQ0 or DQ1 ... DQ7

DQ0_L would not match since it doesn't end with 0,1,2,3,,4,5,6,or 7

the dollar Sign '$' enforces the end of word boundary
^DQ[0:7]$

PartBuilder will expand to a list of matches

^DQ0$, ^DQ1$, ^DQ2$... ^DQ7$

and will only match DQ0,DQ1,DQ2,DQ3...DQ7...

Would not match L_DQ0, DQ00, DQ01 .....

The caret '^' says it must start with the D and the $ says it must end with the digit at the end

IO_.*?_35

or

IO_*_35

PartBuilder will match any pin that contains IO_, and _35

it would match:

IO__35, IO_A_35, IO1_PIN1_35,

IO_THIS_IS_A_LONG_NAME_35

it would not match IO_A_36, IO_A_37

nor would it match IO35 or IO_35 (since we need 2 underscores)


the '.*?' (which could also be be entered as '*') looks for any number of any of characters

partBuilder converts the '*' to a '.*?' to make it easier to enter wildcards for those not familiar with

Regular Expressions. The ? is special and necessary because it makes the match stop if it sees the _35 after it.


This particular regular Expression is very powerful when building parts with Pins that have

similar names grouped into numeric banks like FPGAs and CPLDS.

IO\d+_\d+

Would match:

IO0_5, IO7324_8910

Would not match:

IO0A_5 because it is not looking for the 'A'

or IO_5 because we need a digit after the IO

the \d+ finds 1 or more consecutive digits in a row.

if we used "IO\d*_\d+", it would match IO_5 because \d* says find 0 or more consecutive digits.

Assigning Pins that match multiple MATCH_STATEMENTS

It takes PartBuilder 2 passes to place matching pins into the proper symbols. It first goes through every pin_match and attaches a list of every MATCH_STATEMENT that each pin matches to the pin. It then makes a second pass, and chooses the MATCH_STATEMENT with the longest PIN_MATCH string to pick the proper MATCH_STATEMENT for that pin. 

Lets provide a simple example:

We are building a part that has 100 pins named GND, 8 pins named AGND and 2 pins named GTH_RX_AGND and 2 named GTH_TX_AGND

We have the following 2  SYMBOL_NAME_DEFINITIONS in the SDL File

GND_SYM=
LEFT=>AGND
LEFT=>SPACER[1:0]
BOTH=>GND
;
  1. PartBuilder parses the SDL File
  2. It goes through all the pins in the part to find all possible PIN_MATCHES to assign each pin
    1. It Adds the BOTH=>GND MATCH_STATEMENT from the GND_SYM the GND, AGND, GTH_RX_AGND and GTH_TX_AGND pins
    2. It Adds the LEFT=>AGND MATCH_STATEMENT from the GND_SYM symbol to the 8 AGND pins and the 2 GTH_RX_AGND and 2 GTX_TX_AGND pins
    3. It Adds the LEFT=>GTH_RX_AGND MATCH_STATEMENT to the 2 GTH_RX_AGND pins
    4. It Adds the RIGHT=>GTH_TX_AGND MATCH_STATEMENT to the 2 GTH_TX_AGND_pins
  3. Next PartBuilder goes back through all the part pins and chooses the MATCH_STATEMENT with the longest PIN_MATCH for each pin
    1. The 8 AGND pins end up being placed first on the LEFT side in the GND_SYM with the LEFT=>AGND MATCH_STATEMENT
    2. All the 100 GND pins end up being placed in the GND_SYM symbol with the BOTH=>GND MATCH_STATEMENT
    3. The 2 GTH_RX_AGND pins end up being placed in the GTH_BLOCK symbol with LEFT=>GTH_RX_AGND
    4. The 2 GTH_TX_AGND pins end up being placed in the GTH_BLOCK symbol with RIGHT=>GTX_TX_AGND
GTH_BLOCK=
LEFT:dpair=>GTH_RX[7:0]_P
RIGHT:dpair=>GTH_RX[7:0]_N
!BSS+2
LEFT=>GTH_RX_AGND
RIGHT=>GTH_TX_AGND
;

Because of this 2 pass approach, the user does not need to concern themselves with what order a MATCH_STATEMENT is placed or what SYMBOL_DEFINITION it is placed in.

They should be aware that the 2 pass approach is necessary and that they need to assign more specific PIN_MATCHES  if they want to separate Pins like the example that have common strings in them 

The BEST Modifier in pin matching

In some odd cases (mostly when using loops and variables), The longest match might place a pin where you don't want it to.

SDL provides the BEST modifier to allow you to work around these cases.

Lets say we have an FPGA with a bunch of pins in bank 37 that we are trying to order using a bus so we use

left=>IO_L[19:0]*_37

but there is a pin in that bank named IO_L4_VREF_37, which we want to place in a different symbol (or somewhere in the same symbol)

if we use the BEST modifier,

left:BEST=>VREF_37

we guarantee that this match will claim the signal matching VREF_37,  and not the longer IO_L4*_37 match.

SPACER_COMMANDS

SPACER_COMMANDS allow the user to easily control spacing between groups of pins

There are 3 types:

  • SINGLE_SPACERS:
    • LOCATOR=>SPACER,
  • MULTIPLE_SPACERS:
    • LOCATOR=>SPACER[5:0]
  • and SPACER_DIRECTIVES:
    • !BALANCE_SYM_SIDES+n (or !BSS+n)


The first 2 resemble the MATCH_STATEMENTS pretty closely and use the LEFT, RIGHT, TOP and BOTTOM LOCATOR commands.

The !BALANCE_SYM_SIDES directive is used to start a new section in the same symbol without having to keep track of the number of pins you have been adding on the sides of your symbols.

For instance if you have 3 pins on the left and 8 pins on the right, The BALANCE_SYM_SIDES+2 directive would add 5 spacer pins on the left to Balance it with the right side, and then add 2 more spacers on each side.

l_spacer, r_spacer shorthand

**Older SDL files used the short-hand

l_spacer for LEFT=>spacer

and

r_spacer for RIGHT=>spacer.

The shorthand is still available but it is not as convienient for cut and paste in the spreadsheet format, and the SDL_EDITOR will automatically convert them to the newer LEFT=>, RIGHT=> format

IF_LAST_MATCH  modifier for SPACER_COMMANDS

It is very convenient to use loops with ranges of  FPGA bank numbers where some of the bank numbers might not exist. In that loop you would normally place a spacer command to separate the banks. In the normal case, those spacers will always be added even if a bank doesn't exist. The IF_LAST_MATCH modifier can be used to avoid placing unwanted spacers when there are no matched signals between consecutive SPACER_COMMANDS

for instance if you have an FPGA that only contains IO banks 12,13,15,17. (another FPGA in the family could have IO banks 12,13,14,15,16,and 17

You use a loop:


`for b in (12..17) 
left=>io.*_`b::
left=>spacer[1:0]
`endfor

which expands to

left=>io.*_12
left=>spacer[1:0]
left=>io.*_13
left=>spacer[1:0]
left=>io.*_14
left=>spacer[1:0]
left=>io.*_15
left=>spacer[1:0]
left=>io.*_16
left=>spacer[1:0]
left=>io.*_17
left=>spacer[1:0]

But for this FPGA , there will be no pins that match IO.*_14 or IO.*_16. 

If the spacer is unmodified you will get 4 spacers between the IO.*_13 pins and the IO.*_15 pins, and 4 between the IO.*_15 and IO.*_17 pins. 

if you add the IF_LAST_MATCH modifier as follows


`for b in (12..17) 
left=>io.*_`b::
left:IF_LAST_MATCH=>spacer[1:0]
`endfor
left=>io.*_12
left:IF_LAST_MATCH=>spacer[1:0]
left=>io.*_13
left:IF_LAST_MATCH=>spacer[1:0]
left=>io.*_14
left:IF_LAST_MATCH=>spacer[1:0]
left=>io.*_15
left:IF_LAST_MATCH=>spacer[1:0]
left=>io.*_16
left:IF_LAST_MATCH=>spacer[1:0]
left=>io.*_17
left:IF_LAST_MATCH=>spacer[1:0]

With the IF_LAST_MATCH PartBuilder will not add the spacers if it did not see any matching pins between the last occurrence of a spacer and the next one.

so IO_.*13 will match some pins, so  the left:IF_LAST_MATCH=>spacer[1:0] will be honored, then partbuilder will clear the match count, it will look at the io.*_14 match and see no pins.. When it gets to the next IF_LAST_MATCH=>spacer[1:0] command, it will not add those spacers.


GRID_ADJUST 

Support for a  new 

LOCATOR=>!GRID_ADJUST_{fractional_space_specifier}

Command was added in version v18.5.5 to allow partBuilder to move pins off grid to let Smart-Frac exactly match pin locations from previously created symbols.

Normally pins are always added in whole grid increments, but to match pre-existing symbol pin placements it may be necessary to move a pin onto a half grid space

For example:

LEFT=>!GRID_ADJUST_0.5 will move the next pin 0.5 grid spaces so that all the next pins will start on the half grid space (until another !GRID_ADJUST  command would be used to move pins back onto the whole grid)

  • No labels

0 Comments

You are not logged in. Any changes you make will be marked as anonymous. You may want to Log In if you already have an account.